# M4090 SERIES 1 200 W DC/DC 6U VITA 62 POWER SUPPLY The M4090 is a series of 6U VITA 62 complaint mechanically robust, conducted cooled by wedge locks, high performance, 1.2kW DC to DC six outputs power supplies, designed for Airborne (MIL-STD-704) and other Hi-Reliability applications where 270VDC has to be converted to a tightly regulated, filtered and protected DC outputs. ## **THE MAIN FEATURES OF THE M8139 ARE:** - ➤ Vita 62 compliant - ➢ 6U VPX form factor - Six outputs - > 270V DC/DC converter - > Up to 1200W - ➤ VITA 62/6U - > Over temperature shutdown with auto-recovery - > EMI filters included - Fixed switching frequency - > Indefinite short circuit - ➤ High efficiency - ➤ Input / Output isolation - Remote sense - > I2C/IPMI communication - protection with auto-recovery - Over-voltage shutdown with auto-recovery - Parallel configuration - External Inhibit & Enable ## **SPECIFICATIONS:** | DC | Voltage Range | 270VDC Ride-throug<br>IAW MIL-STD-704E/F<br>For extended input v | | ry for more details | | | | | | |--------------|-----------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------|--|--|--|--|--| | Input | Isolation | 500V <sub>DC</sub> Input to Outpu<br>500V <sub>DC</sub> Input to Case | it | | | | | | | | | Inrush Current<br>Limit | peak value of 5 x I <sub>IN</sub> for inrush currents lasting longer than 100μs. | | | | | | | | | | | P01* | 12V/35A | Sense | | | | | | | | | P02* | 12V/35A | Sense | | | | | | | | | P03 | 5V/12V/40A | Sense | | | | | | | | | 3.3V_Aux | 3.3V/15A | Sense | | | | | | | | Rating | +12V_Aux | +12V/1A | | | | | | | | | | -12V_Aux | -12V/1A | | | | | | | | | | *P01and P02 outputs can be connected in parallel to achieve a single 12V/70A output | | | | | | | | | DC<br>Output | Voltage<br>Regulation | · | Better than or equal to ±1% (no load to full load, low line to high line, –55 °C to +85 °C). | | | | | | | | | Sense | See page 7 | <u> </u> | , | | | | | | | | Ripple | Less than 50 mVp-p, t | ypical (max. 1% ) measured a | across 0.1μF and 10μF on Load | | | | | | | | Isolation | 500V <sub>DC</sub> Output to Case | 9 | | | | | | | | | Current Limit<br>& Overload | Overload / Short Circo<br>Continuous protection | | urrent) for unlimited time (Hiccup). | | | | | | | | Efficiency | Typical 89% (Nominal | line, nominal load, room tem | nperature) | | | | | | | | Overvoltage<br>Protection | Set to engage at 110% | %-130% of nominal voltage. | | | | | | | | | Over Temp.<br>Protection | · | ture of +100°C ± 5°C. Autom<br>5°C. Measured at Unit edge. | atic recovery when temperature | | | | | | # **SPECIFICATIONS (CONT.):** | Function and signals | See page 5 | | | | | |---------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | Temperature | Operating: -55°C to +85°C (at plug-in card edge, IAW VITA 62 CC4) Storage: -55°C to +125°C | | | | | | Humidity | Method 507.5 & VITA 47<br>Para. 4.6<br>Up to RH 95% | | | | | | Salt-fog | Method 509.4 | | | | | Environment | Altitude | Method 500.5, Procedure II (Operational) & VITA 47 para. 4.7 60,000 ft. | | | | | Designed to meet MIL-STD- | Mechanical<br>Shock | Method 516.6 Procedure I & VITA 47 Shock Class OS1 Saw-tooth, 20g peak, 11ms. | | | | | 810G | Vibration | Method 514.6 Procedure I Figure 514.5C-17. General minimum integrity exposure.<br>1 hour per axis<br>3 VITA 47 Vibration Class V2 5-2000Hz, 0.04g <sup>2</sup> /Hz | | | | | | Fungus | Does not support fungus growth, in accordance with the guidelines of MIL-STD-454, Requirement 4 | | | | | EMI | MIL-STD-461F | Designed to meet MIL-STD-461F CE102, CS101, CS114, CS115 & CS116. | | | | | Reliability | > 100,000 hours, ca<br>Fixed | alculated per MIL-STD-217F Notice 2 at +85°C at wedge lock edge, Ground | | | | | Cooling<br>Requirements | | ed cooled by wedge locks,<br>e of +85 °C is allowed at units edge per VITA62/ | | | | | Form factor | 9.187" wide, 0.97 | 7" high and 6.63" deep. | | | | | Weight | Approx. 4 lbs | | | | | | Connectors | See pages 12-13 | | | | | ## **FUNCTIONS AND SIGNALS (ACCORDING TO VITA 62.0)** | Signal<br>No. | Signal Name | Туре | Description | | | | | |---------------|----------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | FAIL* | Output | one of the outputs. | modules in the system that a failure has occurred in ally High, goes low during fail. | | | | | 2 | INHIBIT* | Input | Controls power supply outputs. Connecting this signal to <b>SIG_RTN</b> turns the output power OFF. | | | | | | 3 | ENABLE* | Input | Controls the input power to the power supply. This signal in conjunction with INHIBIT* turns the output power ON and O Please refer to Table 1 for combination of INHIBIT* & ENABLE*. | | | | | | 4 | SYSRESET* | Input | Indicates to other modules in the system that all outputs are within their working level. This signal is normally High, goes low during fail. | | | | | | 5 | PO#_SHARE | Bidirectional | Enables current share between two paralleled outputs of two devices. For more details see Para. 3. | | | | | | 6 | PO#_ACS | Bidirectional | Enables Active curred<br>devices.<br>For more details see | nt share between two paralleled outputs of two Para. 3. | | | | | 7 | PO#_SENSE<br>PO#_SENSE_RTN | Input | occurs due to cur | tput voltage at regulation point, when voltage droop rent flowing through output wires. This feature is eximately 0.5V above nominal voltage. | | | | | 8 | GA4* GA0*<br>& GAP* | Input | Used for geographi<br>GA4* is the most si<br>bit. GAP* indicates | gnificant bit and GAO* is the least significant | | | | | 9 | SCL | Bidirectional | I2C bus Clock | Through this bus the power supply module's | | | | | 10 | SDA | Bidirectional | temperature can be shared. | | | | | | 11 | UD# | N/A | User defined signals. | Contact factory for further information. | | | | NOTE: All Signals with an asterisk (\*) suffix represent signals which are "active low". All signals refer to **SIG\_RTN** Table 1 - Inhibit and Enable Functionality | INHIBIT* | Low | Low | High | High | |------------------------|-----|------|------|------| | ENABLE* | Low | High | Low | High | | VS1, VS2, VS3, ±12VAux | OFF | OFF | ON | OFF | | 3.3V_AUX | ON | OFF | ON | OFF | Figure 1 - Inhibit and Enable Input stage Figure 2 - SysReset and Fail Bit Output Stage NOTE: All Signals with an asterisk (\*) suffix represent signals which are "active low". ## **DETAILED INFORMATION** #### 1. Input Voltage Operation. The M4090 steady state operation is per Mil-STD-704 Unit will work thorough all Normal Transients. Unit is protected during Abnormal transients and interrupts. #### 2. Outputs Voltage Regulation The M4090 contains accurate internal sense lines to keep output voltage at less than 3% regulation for all Line / Load and temperature range (see Table 2). | Output | 12V/25A | 5V/30A | 3.3V/20A | 3.3VAux/5A | 12VAux/1A | (-)12VAux/1A | |------------------|---------------|-----------|-------------|------------|---------------|---------------------| | Voltage<br>Range | 11.85 – 12.15 | 4.9 – 5.1 | 3.28 – 3.42 | 3.2 – 3.4 | 11.65 – 12.15 | (-)11.85 – (-)12.15 | Table 2: Outputs voltage regulation. Temperature -55°C - 85°C #### 2.1 Sense Lines Sense Lines are provided for VS1, VS2 and VS3 output to compensate line voltage drop. Sense Lines proper connection is shown in Figure 3. Each VS# output has its own *Sense Lines*, additional common *Sense RTN Line* is provided for all VSx Outputs (VITA 62 Standard). Contact Factory for Sense configuration different than the VITA 62 standard Note: when two or three VS# have the same configuration (e.g. VS1 and VS2 are both 12V), sense lines of those outputs will be shorted internally. Figure 3: M4090 Sense line connection ## 3.0 Current Share (C.S) Two VS# outputs can be configured as current share to double the output current. It is also possible to support parallel configuration of two units. VS1, VS2 and VS3 will current share with about 5-10% load balance. All Aux Outputs can be paralleled, but would not support current sharing. The unit can support two methods of current sharing: ## 3.1 Passive Current Sharing (P.C.S) Current sharing is done in open loop, output voltage drops as a function of output load. #### 3.2 Active current sharing (A.C.S) Current sharing is done in a closed loop. All paralleled outputs are compared and feedback is used to balance their load current. The result is a more stable, less sensitive output voltage without voltage drop. #### 3.3 Current share connection between two Units. #### **3.3.1** Passive Current Share: For a required output to P.C.S please connect the following Pins between the two units - PO#\_Sense & PO#\_Sense\_RTN - PO#\_SHARE Note: if two outputs of a unit are configured as paralleled, the Pins above are internally shorted. #### **3.3.2** Active Current Share: For a required output to A.C.S please connect the following Pins between the two units - PO# Sense & PO# Sense RTN - PO# SHARE - PO#\_ACS Note: if two outputs of a unit are configured as paralleled, the Pins above are internally shorted ## 4. IPMI Protocol 1 #### **Electrical Parameters** Vcc: 3.3VDC Pull-up: 2.2kOhm Input capacitance: 100pf #### **Slave Device Addressing** - 256 address spaces - Baud rate: 200kHz maximum - 7 Bit Protocol - Support Slot Addressing per VITA 62 - Support Global Address 10100101 R/W | | MSB | | | | | | | LSB | |--------------|-----|---------|----------|---------|---------|---------|---------|-----| | Slot Number | A6 | A5/*GAP | A4/*GA41 | A3/*GA3 | A2/*GA2 | A1/*GA1 | A0/*GA0 | R/W | | Slot0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | Slot1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | Slot2 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | | Slot3 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | | General Call | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | <sup>\*</sup> Slot location is determined by GAx per VITA 62. ## **Communication Supported** Read Command – 21Hex, deliver 64Bytes of Data. (More commands are available by request) The communication starts when the master sends a start followed by the unit slave address, command, checksum and a stop. A second start followed by the slave address and a read will be followed by a 64 Bites response. | S | Slave<br>Address | R/W | Α | Command | Α | Check sum | Α | Р | |---|------------------|-----|---|---------|---|-----------|---|---| | | A6:A0 | 0 | 0 | 21 Hex | 0 | DF Hex | 0 | | | S | Slave<br>Address | R/<br>W | Α | DATA | Α | DATA | Α | DATA | Α | ••• | DATA | Α | Check sum | N/A | Р | |---|------------------|---------|---|-------|---|-------|---|-----------|---|-----|-------|---|-----------|-----|---| | | A6:A0 | 1 | 0 | D7:D0 | 0 | D7:D0 | 0 | D7:D<br>0 | 0 | | D7:D0 | 0 | D7:D0 | 1 | | Command - 21Hex read all 64 Bytes S - Start P-Stop | Master | Unit Transmit | |----------|---------------| | Transmit | | Note 1 - for 46.11 Protocol, please contact factory ## **MEMORY SPACE** | Response<br>Byte # | Data Type | Meaning | Interpretation | Reading Range | |--------------------|--------------------------|-------------------------|-------------------------------|------------------| | 0 | U Integer, MSB First | Echo of Command | | 21 Hex | | 1 | U Integer, MSB First | N/A | | 00 Hex | | 2 | S Integer, MSB First | Temperature | T(C°)=+/- 7bit Dec | -55 C° to 125 C° | | 3 | U Integer, MSB First | Reserved | 00Hex | | | 4-5 | U Integer, MSB First | VS1 Voltage | V(out) = Data/ m2 | 20.48V | | 6-7 | U Integer, MSB First | VS2 Voltage | V(out) = Data/ m2 | 20.48V | | 8-9 | U Integer, MSB First | VS2 Voltage | V(out) = Data/ m2 | 20.48V | | 10-11 | U Integer, MSB First | 3.3V Aux Voltage | V(out) = Data/ m2 | 20.48V | | 12-13 | U Integer, MSB First | 12V Aux Voltage | V(out) = Data/ m2 | 20.48V | | 14-15 | U Integer, MSB First | (-)12V Aux Voltage | V(out) = Data/ m2 | 20.48V | | 16-17 | U Integer, MSB First | 12V VS1 Current | V(out) = Data/ m3 | 40A | | 18-19 | U Integer, MSB First | 3.3V VS2 Current | V(out) = Data/ m3 | 40A | | 20-21 | U Integer, MSB First | 5V VS2 Current | V(out) = Data/ m3 | 40A | | 22-23 | U Integer, MSB First | 3.3V Aux Current | V(out) = Data/ m5 | 20A | | 24-35 | U Integer, MSB First | 12V Aux Current | V(out) = Data/ m4 | 10A | | 26-27 | U Integer, MSB First | (-)12V Aux Current | V(out) = Data/ m4 | 10A | | 28-29 | U Integer, MSB First | Reserved | 00Hex | | | 30-31 | U Integer, MSB First | Reserved | 00Hex | | | 32-51 | Character String (ASCII) | Part Number | M4090-1 (Note1) | 20 Characters | | 52-53 | Decimal, MSB First | Serial Number, 2MSB Dig | X,X Dec TBD (Note2) | N/A | | 54-55 | Decimal, MSB First | Serial Number, 2LSB Dig | X,X Dec (Note2) | N/A | | 56-57 | Decimal, MSB First | Date Code | Week, Year (Note3) | N/A | | 58-59 | Character String (ASCII) | Hardware Rev | B01 & B02 Boards (Note4) | 2 Characters | | 60-61 | Decimal, MSB First | Firmware Rev | X,X,X,X Dec (Note5) | 4 digits | | 62 | U Integer, MSB First | Reserved | | AA Hex | | 63 | U Integer, MSB First | Zero Checksum | Value required to make the so | * | #### Note: $M_2 = 20.48 / 216_{-1}$ $M_3 = 40 / 216_{-1}$ $M_4 = 10 / 216-1$ $M_5 = 20 / 216_{-1}$ ## Notes 1 to 5: 1. Part Number Example: M4065-4 | Byte No' | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39-51 | |-----------|----|----|----|----|----|-----|----|-------| | Character | M | 4 | 0 | 6 | 5 | (-) | 4 | 0 | | Hex | 4D | 34 | 30 | 36 | 35 | 2D | 34 | 00 | 2. Serial Number Example: 25 | Byte No' | 52 | | | 53 | | 54 | 55 | | |------------|--------|--------|--------|--------|--------|--------|--------|--------| | Dec Number | 0 0 | | 0 | 0 | 0 | 0 | 2 | 5 | | Binary | "0000" | "0000" | "0000" | "0000" | "0000" | "0000" | "0010" | "0101" | 3. Date Code Example: week 35 of 2018 | Byte No' | 56 | | 57 | | |------------|--------|--------|--------|--------| | Dec Number | 3 | 5 | 1 | 8 | | Binary | "0011" | "0101" | "0001" | "1000" | 4. Hardware Rev Example: B01 Rev (-), B01 Rev A | Byte No' | 58 | 59 | |-----------|-----|----| | Character | (-) | Α | | Hex | 2D | 41 | 5. Firmware Rev Example: 2.1.0.0 | Byte No' | 60 | | 61 | | |------------|--------|--------|--------|--------| | Dec Number | 2 | 1 | 0 | 0 | | Binary | "0010" | "0001" | "0000" | "0000" | ## **PIN ASSIGNMENT** **Connector P0** Connector type: 6450843-6 or eq. | Pin Number | O | |------------|-------------| | P7 | +DC_IN | | P6 | +DC_IN | | P5 | -DC_IN | | P4 | -DC_IN | | P3 | | | P2 | | | P1 | CHASSIS_GND | ## **Connector P1:** Connector type: 6450849-6or eq. | Pin Number | Pin Name | |------------|---------------| | P10 | 12V/35A PO1 | | P9 | 12V35A PO2 | | A9 | PO1_SENSE | | B9 | PO2_SENSE | | C9 | PO3_SENSE | | D9 | (-)CLK | | A8 | PO1_SENSE_RTN | | B8 | PO2_SENSE_RTN | | C8 | PO3_SENSE_RTN | | D8 | +CLK | | A7 | PO1_SHARE | | B7 | PO2_SHARE | | C7 | PO3_SHARE | | D7 | SIGNAL_RETURN | | P8 | POWER_RETURN | | P7 | POWER_RETURN | | A6 | +CLK | | B6 | -CLK | | C6 | -12V_AUX | | D6 | SYSRESET* | | A5 | GAP* | | B5 | GA4* | | C5 | SCL | | D5 | SDA | | Pin Number | Pin Name | |------------|----------------------| | A4 | GA3* | | B4 | GA2* | | C4 | GA1* | | D4 | GA0* | | A3 | VS1 ACS | | В3 | +12V_AUX | | C3 | N.C | | D3 | N.C | | P6 | 5V/40A PO3 | | P5 | 5V/40A PO3 | | P4 | POWER_RETURN | | Р3 | POWER_RETURN | | A2 | N.C | | B2 | FAIL* | | C2 | INHIBIT* | | D2 | ENABLE* | | A1 | 3.3Vaux Sense | | B1 | 3.3Vaux Sense return | | C1 | VS3 ACS | | D1 | VS2 ACS | | P2 | 3.3V/15A | | P1 | POWER_RETURN | | | | | | | ## **OUTLINE DRAWING** #### Notes - 1. Dimensions are in Inches [mm] - 2. Tolerance is: .XX $\pm$ 0.01 IN .XXX $\pm$ 0.005 IN 3. Weight: Approx. 4 lbs <sup>\*</sup> Specifications are subject to change without prior notice by the manufacturer.